



























































| Example of POP - MVC                                                                                                                                                                                                                                                                                        | Tsduk |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                                                                                                                                                                                                                                                                                             |       |
| MVI D1(B1),12 [SI]                                                                                                                                                                                                                                                                                          |       |
| 1 12 + 12 + B1 + D1                                                                                                                                                                                                                                                                                         |       |
| 0 8 16 20 31<br>MVC D1(L,B1),D2(B2) [SS]                                                                                                                                                                                                                                                                    |       |
| 2 1 'D2'   L   B1   D1   B2   D2  <br>0 8 16 20 32 36 47                                                                                                                                                                                                                                                    |       |
| The second operand is placed at the first-operand location.                                                                                                                                                                                                                                                 |       |
| For MOVE (MVC), each operand is processed left to right. When the operands overlap, the result is obtained as if the operands were processed one byte at a time and each result byte were stored immediately after fetching the necessary operand byte.                                                     |       |
| For MOVE (MVI), the first operand is one byte in length, and only one byte is stored.                                                                                                                                                                                                                       |       |
| Condition Code: The code remains unchanged.                                                                                                                                                                                                                                                                 |       |
| Access (fetch, operand 2 of MVC; store, operand 1, MVI and MVC)                                                                                                                                                                                                                                             |       |
| Programming Notes:<br>1. Examples of the use of the MOVE instruction are given in Appendix A, "Number<br>Representation and Instruction-Use Examples."<br>2. It is possible to propagate one byte through an entire field by having<br>the first operand start one byte to the right of the second operand. |       |
|                                                                                                                                                                                                                                                                                                             |       |
|                                                                                                                                                                                                                                                                                                             |       |
| Copyright TSD (UK) Ltd 2014                                                                                                                                                                                                                                                                                 |       |









|       | Multi-tasking (2)<br>Needs an operating system to manage and supervise this process<br>Each task needs its own storage to exist in<br>OS provides for Multiple 'chunks' of Virtual Storage, hence the name MVS<br>Each 'chunk' is called an Address Space |                              |                                              |                              |                              |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------|------------------------------|------------------------------|--|--|
|       | Prog A<br>running                                                                                                                                                                                                                                         | Prog B<br>waiting<br>for I/O | Prog C<br>waiting<br>for I/O                 | Prog D<br>waiting<br>for CPU | Prog E<br>waiting<br>for CPU |  |  |
| 1.1.1 |                                                                                                                                                                                                                                                           |                              | Z/OS<br>CPU<br>© Copyright TSD (UK) Ltd 2014 |                              |                              |  |  |







| -11  | Multi-proce                                        | essing ( | 2) |                               |               |       | Ts                           | duk |
|------|----------------------------------------------------|----------|----|-------------------------------|---------------|-------|------------------------------|-----|
|      | Prog A Prog E<br>running waitin<br>on CPU1 for I/0 |          | g  | Prog C<br>waiting<br>for CPU  | iting running |       | Prog E<br>running<br>on CPU3 |     |
| L'IL | z/OS                                               |          |    |                               |               |       |                              |     |
|      | CPU 1                                              |          |    | CPU 2                         |               | CPU 3 |                              |     |
| 11   |                                                    |          |    | © Copyright TSD (UK) Ltd 2014 |               |       |                              |     |







